# Advanced Digital System Design Course Code: EE823

#### **Course Description**

The course provides an in-depth coverage of systematic development, simulation, and synthesis of advanced Digital System Design with emphasis on FPGA (Field Programmable Gate Array) technology. FPGA-based digital design using VHDL or Verilog is fundamental for many engineering applications. In this course, the students will study digital design, Verilog, VLSI, and FPGA, and get exposure to the complete hardware design flow, Verilog programming and hands-on experiences in FPGA design and debugging. The course focuses on understanding and applying techniques for modelling complex digital systems at different levels of abstraction.

### **Text Book:**

- 1. Advanced Digital System Design, A Practical Guide to Verilog Based FPGA and ASIC Implementation. By: Shirshendu Roy, Springer 2024.
- 2. Introduction to Digital Systems Design by Giuliano Donzellini, Domenico Ponta, Luca Oneto, Davide Anguita, Springer, 2019.

#### **Reference Book:**

1. Digital Design of Signal Processing Systems, A Practical Approach By: Shoab Ahmed Khan, Springer 2011.

| Quizzes               | 10% |
|-----------------------|-----|
| Research Project/Labs | 20% |
| Mid Terms             | 30% |
| ESE                   | 40% |

## ASSESSMENT SYSTEM

#### **Teaching Plan**

| Week<br>No | Topics / Learning Outcomes                                                                      |
|------------|-------------------------------------------------------------------------------------------------|
| 1          | Introduction to Digital System Design<br>High-Level Design Methodology<br>Boolean logic         |
| 2          | Logic Optimization<br>Hardware Description language (Verilog)<br>Verilog Operators              |
| 3          | Procedural Statements<br>Blocking and Non-Blocking Coding<br>Understanding the Simulation Cycle |
| 4          | Functions and Tasks<br>Synthesis Process<br>RTL for Synthesis                                   |

| 5  | Finite State Machines<br>Avoiding Simulation Mismatches<br>Coding and Synthesizing an Example Verilog Design         |
|----|----------------------------------------------------------------------------------------------------------------------|
| 6  | Using Verification Constructs<br>Generating Test Stimulus<br>Developing a Testbench                                  |
| 7  | Example Verilog Testbench                                                                                            |
| 8  | FPGA Architecture<br>Static Timing Analysis<br>Third-party IP Integration                                            |
| 9  | Mid Semester Exams                                                                                                   |
| 10 | Floating Point Implementation in FPGAs<br>Fixed Point Implementation in FPGAs<br>Architectural optimization in FPGAs |
| 11 | Pipelining<br>Time-Shared Architecture<br>Parallel Processing                                                        |
| 12 | Design Space Exploration (Area, Power, and Performance)                                                              |
| 13 | Arithmetic Adders<br>Arithmetic Multipliers<br>Arithmetic Dividers                                                   |
| 14 | 1553 Bus Protocol<br>AXI Protocol<br>SoC Design Methodologies                                                        |
| 15 | Hardware Accelerators<br>Approximate Computing for Error-Tolerant Applications                                       |
| 16 | High-Level Synthesis<br>Emerging Topics in Digital System Design                                                     |
| 17 | Research Project Presentations                                                                                       |
| 18 | End Semester Exams                                                                                                   |